| Name       |                        |                                       | ID                                                | Due date: W            | late: Wednesday, June 12 |  |
|------------|------------------------|---------------------------------------|---------------------------------------------------|------------------------|--------------------------|--|
| S&         | &H Co                  | -Design<br>(Zynq-701                  | Homework #2<br>10, xil_printf(), Zybo B           |                        | 1 0                      |  |
| Tec<br>she | chnical R<br>et (ds187 | eference Manual (u                    | g585) and the other relatives the following quest | ated Xilinx user guide | (ugxxx) and data         |  |
| 1          |                        | e the following to<br>d from the Zyno |                                                   | ynq-7000 (Most a       | lefinitions are          |  |
|            | 1.1                    | Processing System                     | m (PS)                                            |                        |                          |  |
|            | 1.2                    | Programmable Lo                       | ogic (PL)                                         |                        |                          |  |
|            | 1.3                    | Multiplexed IO (M                     | (IO)                                              |                        |                          |  |
|            | 1.4                    | Extended Multiple                     | exed IO (EMIO)                                    |                        |                          |  |
|            | 1.5                    | AXI 3.0                               |                                                   |                        |                          |  |
|            | 1.6                    | SelectIO                              |                                                   |                        |                          |  |
|            | 1.7                    | GPIO                                  |                                                   |                        |                          |  |

2 The Zybo's Zynq-7010 chip bears the following marking: "XC7Z010-1CLG400C". It uses the "Ball Grid Array" (BGA) pinout for maximum packaging density. Answer the following questions about the chip. Include sources and evidences to support your answers such as document names and page numbers etc. What is the maximum number of physical pin connections available with this particular BGA layout? (Hint: see ug865) 2.2 What is the vertical and horizontal spacing (pitch) between adjacent ball grid pins? 2.3 What are the overall physical dimensions of the Zybo's Zynq chip? 2.4 How many processing system (PS) I/O pins are available? 2.5 How many programmable logic (PL) ("Select I/O") single-ended I/O pins are available?

available?

2.6 How many programmable logic (PL) ("Select I/O") differential I/O pairs pin pairs are

| Answe | ver the following questions about Lab #4 Part 1, i.e., ZYNQ Lab 1.                                |  |  |  |  |  |
|-------|---------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 3.1   | Why are DDR and FIXED_IO ports added automatically when "Run Block Automation" is executed?       |  |  |  |  |  |
| 3.2   | What is the FIXED_IO port? What is its relationship with GPIO? What is its relationship with MIO? |  |  |  |  |  |
| 3.3   | What memory modules are tested?                                                                   |  |  |  |  |  |
| 3.4   | How large are the sizes of the memory units that have been tested?                                |  |  |  |  |  |

3

| 4 | Describe major differences between printf() and xil_printf() and why and when xil_printf() is better than printf(). Hint: read the header of xil_printf().c source code. |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |                                                                                                                                                                          |
| 5 | Read the source code for xil_printf(), describe what it does and how it is implemented to accomplish its function. Include screen captures if needed.                    |
|   |                                                                                                                                                                          |
|   |                                                                                                                                                                          |
|   |                                                                                                                                                                          |

6 How does xil\_printf() know where or which com port, to send its formatted character string? Describe the call structure and how the driver knows the base address of UART 1. Indicate how Level 1 driver of xil\_printf() relates to Level 0 driver of uart device. Hint: xil\_printf() uses outbyte() from uartps\_3\_0 library, which sends data to UART 1. Include screen captures to support your answer.

## 7 Zybo Board Interface Files. Modify Version b.3 of the Zybo board interface files to include description for pMod Connector JC.

board.xml, part0\_pins.xml, preset.xml files in C:

C:\Xilinx\Vivado\2015.2\data\boards\board\_parts\zybo\B.3 folder is called Zybo Board Interface Files. board.xml specifies I/O pins on Zybo and part0\_pins.xml specifies how the pins are connected to physical pins on Zybo. preset.xml contains reset requirements, mainly, for the ARM cores and peripherals.

The xml files can be reviewed and edited with the free Microsoft XML Notepad available from Microsoft Download Center. Or at this website:

http://www.lovettsoftware.com/downloads/xmlnotepad/XmlNotepad.application.



Note: When XML Notepad is used to edit and save an XML file, characters "\r\n" are added at the end of each row so that the XML file could not be opened by XML Notepad anymore and following error will appear.



I have to open the saved xml file with Wordpad to remove all  $\r\$  in the file by replacing all  $\r\$  so that I could open it again with XML Notepad.

Your assignment is to edit both board.xml and part0\_pins.xml to include Pmod connector JC as an 8-b bit output port.

| Pmod JA<br>(XADC) | Pmod JB<br>(Hi-Speed) | Pmod JC<br>(Hi-Speed) | Pmod JD<br>(Hi-Speed) | Pmod JE<br>(Std.) | Pmod JF<br>(MIO) |
|-------------------|-----------------------|-----------------------|-----------------------|-------------------|------------------|
| JA1: N15          | JB1: T20              | JC1: V15              | JD1: T14              | JE1: V12          | JF1: MIO-13      |
| JA2: L14          | JB2: U20              | JC2: W15              | JD2: T15              | JE2: W16          | JF2: MIO-10      |
| JA3: K16          | JB3: V20              | JC3: T11              | JD3: P14              | JE3: J15          | JF3: MIO-11      |
| JA4: K14          | JB4: W20              | JC4: T10              | JD4: R14              | JE4: H15          | JF4: MIO-12      |
| JA7: N16          | JB7: Y18              | JC7: W14              | JD7: U14              | JE7: V13          | JF7: MIO-0       |
| JA8: L15          | JB8: Y19              | JC8: Y14              | JD8: U15              | JE8: U17          | JF8: MIO-9       |
| JA9: J16          | JB9: W18              | JC9: T12              | JD9: V17              | JE9: T17          | JF9: MIO-14      |
| JA10: J14         | JB10: W19             | JC10: U12             | JD10: V18             | JE10: Y17         | JF10: MIO-15     |



One way to make this port is to follow how leds\_4bits port is made in both board\_part.xml and part0\_pins.xml. Open board\_part.xml file with XML Notepad and choose View->Expand All under Tree View to see and edit this file. You can see interfaces under the first component.

Notice there is an interface for leds\_4bits. You can duplicate this interface and change its name to JC\_gpio to make it the interface for your JC port. The JC port is a 7-bit output port with indexes 7 to 0 from left to right. Use the same naming convention as that of leds\_4bits.

Component pin names JC\_gpio\_tri\_o\_0, ... to JC\_gpio\_tri\_o\_7 are used in part0 pins.xml to match them to physical pins.

```
interface
   ● mode
                            master
   name
                            JC gpio
                            xilinx.com:interface:gpio rtl:1.0
   • type
                            JC gpio
   of component
  - □ port maps
    □ port map
       ● logical port
                            JC gpio tri o
       physical port
       -•dir
                            out
       • left
                            0
       right
      ⊨ pin maps
        ⊨ pin map
           port index
           component pin
                            JC gpio tri o 0
```

You will also need to define a component for your JC port by duplicating the component for leds\_4bits and name it JC\_gpio which is the same as the interface. You can keep the sub\_type as led and major\_group to be gpio.

```
component

name
display_name
type
sub_type
major_group

Component

JC_gpio
JC_gpio
chip
led
gpio
```

You will then need to make a new connection for your JC port, named part0\_JC\_gpio, where component1 is part0 and component2 is JC\_gpio. C1 start and end indexes are used to match pin indexes in part0\_pins.xml. Since the original files have used indexes from 1 to 12. We can start c1\_st\_index as 13 and c1\_end\_indes to be 20. C2 start and end indexes are logic indexes from 0 to 7. These specifications will map pin 13 to logic pin 0 etc.

```
connection
  name
                                 part0 JC gpio
                                 part0
  component1
  component2
                                 JC gpio
- □ connection map
   • name
                                 part0 JC gpio 1
    ●c1 st index
                                 13
    ● c1 end index
                                 20
                                 0

    c2 st index

    ● c2 end index
                                 7
```

Same your board.xml file. Open it with Wordpad to remove \r\n from it. Otherwise the file cannot be opened with XML Notepad again.

You will then need to edit part0\_pins.xml to associate component pins JC\_gpio\_tri\_o\_0 etc. to physical pins. Duplicate pins eight times to add eight JC pins from JC\_gpio\_tri\_o\_0 to JC\_gpio\_tri\_o\_7 and use the correct indexes and physical pin locations for them. Same this file and open it with Wordpad to remove \r\n.



Try to open your board.xml and part0\_pins.xml one more time to make sure they can be opened. Copy them to your default Zybo board file location such as C:\Xilinx\Vivado\2015.2\data\boards\board parts\zybo\B.3.

Create a project to add your JC port to a gpio interface to show you have made a correct port. Your JC port may not be visible in the board menu window, but it can be accessed when you open your gpio interface to add board interface to it.





After you synthesize your block design, you should be able to open the synthesized design and I/O port to see JC port.



Attach some screen shots of your design process and evidence to show you have created a valid JC port. Your new board and part0\_pins files will work with previous labs as well as the original files.